DSPIC30F5011-30I/PT
High-Performance Modified RISC CPU:
• Modified Harvard architecture
• C compiler optimized instruction set architecture
• Flexible addressing modes
• 83 base instructions
• 24-bit wide instructions, 16-bit wide data path
• 66 Kbytes on-chip Flash program space
• 4 Kbytes of on-chip data RAM
• 1 Kbyte of nonvolatile data EEPROM
• 16 x 16-bit working register array
• Up to 30 MIPS operation:
- DC to 40 MHz external clock input
- 4 MHz-10 MHz oscillator input with
PLL active (4x, 8x, 16x)
• Up to 41 interrupt sources:
- Eight user selectable priority levels
- Five external interrupt sources
- Four processor traps
上海三下电子科技有限公司
联系我们
电话:15021595573
邮箱:sales@sansonic.com.cn
地址:上海市闵行区新龙路360弄万金中心T2-508
版权所有:上海三下电子科技有限公司 沪ICP备06045728号-1

15800979217
在线留言